JPH0587038B2 - - Google Patents
Info
- Publication number
- JPH0587038B2 JPH0587038B2 JP61064970A JP6497086A JPH0587038B2 JP H0587038 B2 JPH0587038 B2 JP H0587038B2 JP 61064970 A JP61064970 A JP 61064970A JP 6497086 A JP6497086 A JP 6497086A JP H0587038 B2 JPH0587038 B2 JP H0587038B2
- Authority
- JP
- Japan
- Prior art keywords
- insulating layer
- substrate
- conductor wiring
- etching
- thin film
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Landscapes
- Production Of Multi-Layered Print Wiring Board (AREA)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP6497086A JPS62222696A (ja) | 1986-03-25 | 1986-03-25 | 多層配線基板の製造方法 |
US07/281,879 US4963512A (en) | 1986-03-25 | 1988-12-08 | Method for forming conductor layers and method for fabricating multilayer substrates |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP6497086A JPS62222696A (ja) | 1986-03-25 | 1986-03-25 | 多層配線基板の製造方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS62222696A JPS62222696A (ja) | 1987-09-30 |
JPH0587038B2 true JPH0587038B2 (en]) | 1993-12-15 |
Family
ID=13273412
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP6497086A Granted JPS62222696A (ja) | 1986-03-25 | 1986-03-25 | 多層配線基板の製造方法 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS62222696A (en]) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5175256B2 (ja) * | 2009-09-30 | 2013-04-03 | ホシデン株式会社 | 静電容量式タッチパネル及びその製造方法 |
-
1986
- 1986-03-25 JP JP6497086A patent/JPS62222696A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS62222696A (ja) | 1987-09-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0457501B1 (en) | Method of manufacturing a multilayer wiring board | |
JP3630777B2 (ja) | マルチチップ・モジュールの製造方法 | |
US4963512A (en) | Method for forming conductor layers and method for fabricating multilayer substrates | |
US6977349B2 (en) | Method for manufacturing wiring circuit boards with bumps and method for forming bumps | |
JP2006100631A (ja) | 配線基板及びその製造方法 | |
JPH06268378A (ja) | 多層配線基板のビアホールの形成方法 | |
JPH0587038B2 (en]) | ||
JPH0669351A (ja) | 多層金属配線構造のコンタクトの製造方法 | |
JP2786680B2 (ja) | 半導体装置の製造方法 | |
JPH07307550A (ja) | 電子部品の製造方法 | |
JP2644847B2 (ja) | 多層配線基板及びその製造方法 | |
JP3215542B2 (ja) | 多層薄膜配線基板の製造方法 | |
JP2530008B2 (ja) | 配線基板の製造方法 | |
JP2778885B2 (ja) | 多層回路基板及びその製造方法 | |
JP2946102B2 (ja) | パターン形成方法 | |
JPH05243217A (ja) | 半導体装置の製造方法 | |
JPS6334928A (ja) | スル−ホ−ルの形成方法 | |
JPH0587973B2 (en]) | ||
JPH03225894A (ja) | プリント配線板の製造方法 | |
JPH0438157B2 (en]) | ||
JP2915529B2 (ja) | 半導体装置の製造方法 | |
JP2002280451A (ja) | 多層配線形成方法 | |
JPH0123944B2 (en]) | ||
JPH08107279A (ja) | 配線基板の製造方法 | |
JPS5955038A (ja) | 多層配線形成方法 |